Sponsored Content
Full Discussion: Need some help on a rx7640
Top Forums UNIX for Beginners Questions & Answers Need some help on a rx7640 Post 303034933 by wassi on Thursday 9th of May 2019 11:53:17 AM
Old 05-09-2019
Hi Neo thanks,


but I know this dokument in many versions. The most usefull commands are on OS Level but I still have no os running :-(


I drives me grazy if I using the related commands on the MP I got a message that the security level ist not correct or that I have to switch to MFG mode.


But not how I have to do that without OS
 

2 More Discussions You Might Find Interesting

1. HP-UX

need to find the power consumption of a RX7640 server.

Hi All, Need to find the power consumption of a RX7640 server. Please help. Regards, Sag. (3 Replies)
Discussion started by: sag71155
3 Replies

2. HP-UX

Deconfigured memories on RX7640

Hello, I am installing RX7640 and i have some issue with the memory modules. My system shows them as deconfigured. Do you think I use the right memories? (2 Replies)
Discussion started by: stapley
2 Replies
Netlist::Cell(3pm)					User Contributed Perl Documentation					Netlist::Cell(3pm)

NAME
Verilog::Netlist::Cell - Instantiated cell within a Verilog Netlist SYNOPSIS
use Verilog::Netlist; ... my $cell = $module->find_cell ('cellname'); print $cell->name; DESCRIPTION
A Verilog::Netlist::Cell object is created by Verilog::Netlist for every instantiation in the current module. ACCESSORS
See also Verilog::Netlist::Subclass for additional accessors and methods. $self->comment Returns any comments following the definition. keep_comments=>1 must be passed to Verilog::Netlist::new for comments to be retained. $self->delete Delete the cell from the module it's under. $self->gateprim True if the cell is a gate primitive instantiation (buf/cmos/etc), but not a UDP. $self->module Pointer to the module the cell is in. $self->name The instantiation name of the cell. $self->netlist Reference to the Verilog::Netlist the cell is under. $self->pins List of Verilog::Netlist::Pin connections for the cell. $self->pins_sorted List of name sorted Verilog::Netlist::Pin connections for the cell. $self->submod Reference to the Verilog::Netlist::Module the cell instantiates. Only valid after the design is linked. $self->submodname The module name the cell instantiates (under the cell). MEMBER FUNCTIONS
See also Verilog::Netlist::Subclass for additional accessors and methods. $self->lint Checks the cell for errors. Normally called by Verilog::Netlist::lint. $self->new_pin Creates a new Verilog::Netlist::Pin connection for this cell. $self->pins_sorted Returns all Verilog::Netlist::Pin connections for this cell. $self->dump Prints debugging information for this cell. DISTRIBUTION
Verilog-Perl is part of the <http://www.veripool.org/> free Verilog EDA software tool suite. The latest version is available from CPAN and from http://www.veripool.org/verilog-perl <http://www.veripool.org/verilog-perl>. Copyright 2000-2012 by Wilson Snyder. This package is free software; you can redistribute it and/or modify it under the terms of either the GNU Lesser General Public License Version 3 or the Perl Artistic License Version 2.0. AUTHORS
Wilson Snyder <wsnyder@wsnyder.org> SEE ALSO
Verilog-Perl, Verilog::Netlist::Subclass Verilog::Netlist perl v5.14.2 2012-05-04 Netlist::Cell(3pm)
All times are GMT -4. The time now is 08:14 AM.
Unix & Linux Forums Content Copyright 1993-2022. All Rights Reserved.
Privacy Policy